IIIT-Delhi Institutional Repository

Emerging communication infrastructure for intra and inter chip communications

Show simple item record

dc.contributor.author Kumar, Madhur
dc.contributor.author Deb, Sujay (Advisor)
dc.date.accessioned 2023-04-10T13:38:09Z
dc.date.available 2023-04-10T13:38:09Z
dc.date.issued 2022-12
dc.identifier.uri http://repository.iiitd.edu.in/xmlui/handle/123456789/1112
dc.description.abstract With new emerging technologies, designing with wired, wireless and optical interconnects will become easier. When designers have these three interconnect options, choosing between them and using the suitable interconnect for a particular design or part of the design will significantly impact the overall performance and cost of the system. Different applications have different requirements. No matter what kind of application or a system, with increasing number of cores, bus based communication which use shared medium do not scale. Thus Network-On-Chips become necessary to scale multicore designs. Although NoC as a concept is more than two decades old, there are still very limited real world systems in which they are deployed. NoCs are simulated using abstract behavioral models written in C/C++ to determine the behavior of NoC and to tweak their design. However it may not always be possible to translate a behavior description in C++ to a Hardware Description Language. Even if it is possible, the effort doubles up. Thus, we have developed NoxyGen which is a NoC RTL generator+ Simulator to bridge this gap. To verify the practical feasibility of the design, we burned the NoC on the FPGA and prototyped a multicore system with Microlaze soft cores connected to each other over the NoC. The Microblaze soft cores communicate with each other through Message Passing Interface(MPI) which is a standard specification for multicore communications. To extend the usability of the design to shared memory communication, we also developed a simple parameterizable cache. The future of this work would be to add directory coherence support to the cache and pass coherence messages over the network. Some parts of this report have been taken from the BTP report of the Semester 6. en_US
dc.language.iso en_US en_US
dc.publisher IIIT-Delhi en_US
dc.subject Network-On-Chip en_US
dc.subject Router en_US
dc.subject Verilog RTL en_US
dc.subject Verilator en_US
dc.subject Simulation en_US
dc.subject Verification en_US
dc.subject Cache en_US
dc.subject FPGA en_US
dc.subject Multicore prototype en_US
dc.title Emerging communication infrastructure for intra and inter chip communications en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account