IIIT-Delhi Institutional Repository

Impact of “Flip-Flop” design choices on sustainability for HPC application

Show simple item record

dc.contributor.author Kumar, Piyush
dc.contributor.author Grover, Anuj (Advisor)
dc.date.accessioned 2026-03-20T10:44:04Z
dc.date.available 2026-03-20T10:44:04Z
dc.date.issued 2025-05-14
dc.identifier.uri http://repository.iiitd.edu.in/xmlui/handle/123456789/1822
dc.description.abstract As environmental concerns rise, the industry faces pressure to reduce energy consumption. Research has been going on to design energy-efficient designs, particularly in low-power, high-performance applications. Flip-flops are an integral component that is used in almost all digital circuits and analogue/Digital mixed systems, as they are very important for data storage and processing. As dynamic power mainly depends on activity factor and frequency, and accordingly, power dissipation can vary based on input data and clock. In this thesis, both single-edge triggered flip flops (SETFF) and dual-edge trigerred flip flops (DETFF) have been studied. To achieve the same data throughput as in a single-edge triggered flip-flop, a dual-edge triggered flip-flop is an optimum way to reduce power dissipation. In this thesis, SETFF and DETFF designs are evaluated for both Iot and HPC applications. This thesis also proposes a novel Sustainability Framework to allow designers to assess, benchmark, and choose the most efficient and environment-friendly architecture for their product development at the early design phase (i.e., schematic and layout). At the System-on-Chip (Soc) level, flip-flops make a significant contribution due to their widespread use across various intellectual property (IP) blocks. Therefore, analysing these flip-flops for their role in greener circuit designs is crucial, as it plays a key part in advancing sustainable design practices. The overall analysis shows that the operational footprint is far more important than the embodied footprint for HPC applications. en_US
dc.language.iso en_US en_US
dc.publisher IIIT-Delhi en_US
dc.subject Flip-flop en_US
dc.subject Single-edge triggered en_US
dc.subject dual-edge triggered en_US
dc.subject Sustainability en_US
dc.subject environment-friendly en_US
dc.subject ntellectual property en_US
dc.title Impact of “Flip-Flop” design choices on sustainability for HPC application en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account