IIIT-Delhi Institutional Repository

Asynchronous 1R-1W dual-port SRAM by using single-port SRAM

Show simple item record

dc.contributor.author Bharath, K
dc.contributor.author Fell, Alexander (Advisor)
dc.date.accessioned 2017-11-09T09:33:59Z
dc.date.available 2017-11-09T09:33:59Z
dc.date.issued 2016-12
dc.identifier.uri http://repository.iiitd.edu.in/xmlui/handle/123456789/525
dc.description.abstract With the advancement in technology nodes, the number of components operating in different clock domains on System on Chip (SoC) increases. To support the processing of data between these components, the demand of an asynchronous multi-port memory on SoC is rising. This paper introduces an asynchronous multi-port memory with dedicated write and read ports. The memory architecture is based on the Single-Port SRAM (SP-SRAM) that can be generated in larger capacities with good performance compared to the Dual-Port SRAM (DP-SRAM). The proposed design has been evaluated by comparing existing dual-port 1R-1W and 2RW designs in Ultra Thin Body and Box Fully Depleted Silicon on Insulator (UTBB- FDSOI) technology. A 2048 words of 64 bit memory shows 15%, 35%, 28% and 4.5% improvement in read power, write power, read-write power and performance respectively over conventional 1R-1W DP-SRAM with equal area. The same size memory with area optimization technique shows 50% area advantage over conventional 1R-1W DP-SRAM but with degradation in performance. en_US
dc.language.iso en_US en_US
dc.subject System on chip en_US
dc.subject SRAM en_US
dc.title Asynchronous 1R-1W dual-port SRAM by using single-port SRAM en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account