IIIT-Delhi Institutional Repository

Sense amplier for flash memories: architectural exploration and optimal solution

Show simple item record

dc.contributor.author Yadav, Jitendra Kumar
dc.contributor.author Hashmi, Mohammad S. (Advisor)
dc.date.accessioned 2015-12-07T09:06:19Z
dc.date.available 2015-12-07T09:06:19Z
dc.date.issued 2015-12-07T09:06:19Z
dc.identifier.uri https://repository.iiitd.edu.in/jspui/handle/123456789/377
dc.description.abstract Nowadays, Non-Volatile Memories (NVM) is part of every electronic system which requires any data storage when power supply is off. Out of many available NVM solutions, Flash memories are the most powerful and cost effective solid state memory technology for portable embedded applications and mobile electronic devices. For these applications fast access time, low power and high density are critical objectives. To accomplish these, stringent design requirements are imposed upon read path of the memory. It is a well established fact that Sense Ampliers (SA) is the heart of the read path. It is upon the SA to detect and decide the content stored in memory cell. Hence, design of the sense amplifier becomes crucial because any flaw will lead to erroneous bit at the output. Key performance metrics for SA are read access time, power consumption and off set. SA must also have robustness towards any variation in temperature, supply voltage and process. Therefore, to achieve desired performance for NVM, an optimally operated SA must be utilised in the read path. In this research, we have designed and implemented frequently used industry standard sense amplifier topologies on 40nm STM40 triple well CMOS technology and elaborated upon the technical merits of these topologies. Also an e ort has been made to segment these topologies according to the speci c application areas. en_US
dc.language.iso en en_US
dc.subject Flash memories en_US
dc.subject NOR flash en_US
dc.subject Read path optimization en_US
dc.subject Sense ampli er en_US
dc.subject Latch sense ampli er en_US
dc.subject Design and implementation en_US
dc.subject 40nm CMOS en_US
dc.title Sense amplier for flash memories: architectural exploration and optimal solution en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account