IIIT-Delhi Institutional Repository

Actively controlled retention voltage of SRAMs

Show simple item record

dc.contributor.author Mamgain, Ankush
dc.contributor.author Grover, Anuj (Advisor)
dc.date.accessioned 2018-09-19T15:05:24Z
dc.date.available 2018-09-19T15:05:24Z
dc.date.issued 2018-07
dc.identifier.uri http://repository.iiitd.edu.in/xmlui/handle/123456789/638
dc.description.abstract In advance technology nodes, static power consumption is a major component of total system power in systems that do not continuously operate at very high clock frequency. SRAMs not only contribute a major portion of SoC area but also of static power consumption.In this work, we propose an error amplifier based design to reduce retention leakage of a 4MB SRAM array. In 40nm LSTP technology, the amplifier consumes 81Nw power. The overall memory subsystem leakage power reduces by 50% from no retention case and 33% from the conventional retention solution at TT (25.) and by 75% from no retention & 69% from conventional solution at FNSP (140.). Monte Carlo analysis shows the 3_ variations are within guard band limits. en_US
dc.language.iso en_US en_US
dc.publisher IIIT-Delhi en_US
dc.title Actively controlled retention voltage of SRAMs en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account