IIIT-Delhi Institutional Repository

Asymmetric high-density low leakage SRAM cells

Show simple item record

dc.contributor.author Shroti, Ajay
dc.contributor.author Grover, Anuj (Advisor)
dc.date.accessioned 2024-09-26T13:35:03Z
dc.date.available 2024-09-26T13:35:03Z
dc.date.issued 2024-05-15
dc.identifier.uri http://repository.iiitd.edu.in/xmlui/handle/123456789/1685
dc.description.abstract Embedded memories occupy up to 70% of the area and account for 30-50% power consumption in advanced digital SoCs. A large part of this power is leakage power. Therefore, high-density, low-leakage SRAM cells are desirable. We propose two asymmetrical SRAM cells and benchmark with conventional 6T, 5T, and 4T SRAM cells. The first SRAM cell is a 4TA asymmetrical SRAM cell. We designed it under isostable constraints. We show that in a 130nm CMOS technology, the proposed 4TA cell is denser by up to 7% than 6T SRAM cells and has about 4X lower leakage than 6T SRAM cells. However, the performance is lower in 4TA as compared to 6T SRAM. The second SRAM is a 5TA asymmetrical SRAM cell. We designed 5TA under isoarea constraints. Our analysis shows that the proposed 5TA cell has about 10X and 6.23X lower leakage than the conventional SRAM cell in 130nm and 65nm CMOS technology, respectively at a similar performance point. en_US
dc.language.iso en_US en_US
dc.publisher IIIT-Delhi en_US
dc.subject 6T SRAM en_US
dc.subject 5T SRAM en_US
dc.subject 4T SRAM en_US
dc.subject Figures of Merit en_US
dc.subject Write Margin en_US
dc.subject Static Noise Margin en_US
dc.subject Performance en_US
dc.subject Asymmetric 4TA SRAM en_US
dc.title Asymmetric high-density low leakage SRAM cells en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account